cctech digest, Vol 1 #417 - 55 msgs

From: Peter Sahlstrom <peter_at_stormlash.net>
Date: Thu Mar 13 15:03:01 2003

> From: "Chandra Bajpai" <cbajpai_at_attbi.com>
> To: <cctalk_at_classiccmp.org>
> Subject: RE: collecting silicon wafers
> Date: Wed, 12 Mar 2003 08:02:08 -0500
> Reply-To: cctech_at_classiccmp.org
>
> I got to ask this...what's a wafer mask...what's it look like?
>
> -Chandra

It is the layout used to produce designs on a silicon wafer. They are
usually square, and made of quartz (to minimize UV dispersal), with a
coating of etched chromium on one side. When photoresist has been
deposited on a wafer, the wafer is loaded into a mask aligner. This
allows the mask to be aligned with existing patterns on the wafer
before being exposed to UV light. Once the exposure is complete, the
wafer is developed, and a pattern of hardened photoresist is left
behind. This is then used to control deposition areas in later steps
of the process.

-Peter

-- 
Peter Sahlstrom                       __    __    ( )    ____    _____
CMOS Process Technician              /  \  /  \    _    / __ \  / ___/
GT Microelectronics Research Center / /\ \/ /\ \  | |  / _  _/ / /__
peter_at_stormlash.net                /_/  \__/  \_\ |_| /_/ \_\  \___/
Received on Thu Mar 13 2003 - 15:03:01 GMT

This archive was generated by hypermail 2.3.0 : Fri Oct 10 2014 - 23:36:12 BST